Parul University Digital Repository

Implementation of AMBA Based AHB2APB Bridge

Show simple item record

dc.contributor.author Panchal, Bhagvati
dc.contributor.author Parmar, Yogesh
dc.contributor.author Suthar, Haresh
dc.date.accessioned 2020-11-24T08:02:05Z
dc.date.available 2020-11-24T08:02:05Z
dc.date.issued 2020-03
dc.identifier.issn 2277-3878
dc.identifier.uri http://ir.paruluniversity.ac.in:8080/xmlui/handle/123456789/7926
dc.description.abstract The Advance Micro controller Bus Architecture bus protocol is used to build high performance SoC designs (system on chip). This achieves communication through the connection of different functional blocks ( or IP ). By using multiple controllers and peripherals, it makes possible to develop multiprocessor unit. It provides reusability of IP of different buses of AMBA, which can reduce the communication gap between high performance buses and low speed buses. To perform high-speed pipelined data transfers, AMBA based embedded system becomes a demanding hypothesis analytical wise, by using different bus signals supported by AMBA. To synthesize as well as simulate the composite annexation which connects advance high performance bus and advance peripheral bus which known as AHB2APB Bridge in addition to no data loss during transfer is the main target of this work. Implementation of bridge module is designed in Verilog HDL and functional and timing simulation of bridge module are done on a platform of Xilinx. en_US
dc.language.iso en en_US
dc.publisher International Journal of Recent Technology and Engineering (IJRTE) | Volume-8 | Issue-6 en_US
dc.subject Pipelined Data, SOC, Synthesis, Simulation, Verilog HDL, Handshaking Signal, AMBA en_US
dc.title Implementation of AMBA Based AHB2APB Bridge en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account