Parul University Digital Repository

Reduction of Test Time using Multiple Test Control Point Insertion for 7nm Technology Node

Show simple item record

dc.contributor.author Patel, Maharshi
dc.contributor.author Parmar, Yogesh
dc.contributor.author Suthar, Haresh
dc.date.accessioned 2020-11-24T07:25:24Z
dc.date.available 2020-11-24T07:25:24Z
dc.date.issued 2020-03
dc.identifier.issn 2278-3075
dc.identifier.uri http://ir.paruluniversity.ac.in:8080/xmlui/handle/123456789/7925
dc.description.abstract Test time reduction is a prominent challenge in scan based Design For Testability (DFT) architectures for cost effective test. Reliability and testability both are main objectives for DFT in today’s VLSI design. In this paper, we have proposed multiple standard test control point insertion technique for 7nm technology node. The design was tested on 7828 sequential cells. We have compared results of following three Design Rule Check (DRC) (1) Scan DRC (2) Clock Scan DRC (3) Multiple standard test control point insertion DRC. We have used software tool Synopsys TetraMAX ATPG, Synopsys DFTMAX and Synopsys DFT compiler to verify the design. It has been observed that multiple standard test control point insertion DRC takes minimum time to check design of 7828 sequential cells. en_US
dc.language.iso en en_US
dc.publisher International Journal of Innovative Technology and Exploring Engineering (IJITEE) | Volume-9 | Issue-5 en_US
dc.subject DRC, Scan insertion, DFT, VLSI en_US
dc.title Reduction of Test Time using Multiple Test Control Point Insertion for 7nm Technology Node en_US
dc.type Article en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search DSpace


Advanced Search

Browse

My Account